# 

# 2.5Gbps, +3V to +5.5V, Wide Dynamic Range Transimpedance Preamplifier

## **General Description**

The MAX3864 is a transimpedance preamplifier for applications in SDH/SONET systems operating up to 2.5Gbps. It features 490nA (typ) input-referred noise, 2.0GHz bandwidth, and 2mA input overload.

The MAX3864 operates from a single +3.0V to +5.5V supply. It includes an integrated low-frequency compensation capacitor, as well as a filter connection that provides positive bias through a 750 $\Omega$  resistor to V<sub>CC</sub>. These features save external components, simplifying design and assembly into a TO-46 header with a photodiode.

The MAX3864 has a typical optical dynamic range of -24dBm to 0dBm using a PIN photodetector.

## **Applications**

SDH/SONET Transmission Systems

**PIN Preamplifier Receivers** 

APD Preamplifier Receivers

2.5Gbps ATM Receivers

Regenerators for SDH/SONET

#### **Features**

- 490nA (typ) Input-Referred Noise
- 2000MHz Bandwidth
- 2mA Input Overload
- 100Ω Differential Output Impedance
- 112mW Power Dissipation at +3.3V
- Integrated Filter Resistor
- CML Outputs
- Single +3.0V to +5.5V Supply Voltage

## **\_Ordering Information**

| PART       | TEMP. RANGE    | PIN-PACKAGE |
|------------|----------------|-------------|
| MAX3864ESA | -40°C to +85°C | 8 SO        |
| MAX3864E/D | -40°C to +85°C | Dice*       |

\* Dice are designed to operate with junction temperatures of -40°C to +140°C but are tested and guaranteed only at  $T_A = +25$ °C.

## **Pin Configuration**



## **Typical Application Circuit**



### 

\_ Maxim Integrated Products 1

*For free samples and the latest literature, visit www.maxim-ic.com or phone 1-800-998-8800. For small orders, phone 1-800-835-8769.* 

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (V <sub>CC</sub> - GND)              | 0.5V to +6.0V                     |
|-----------------------------------------------------|-----------------------------------|
| IN Current                                          | 4mA to +4mA                       |
| FILTER Current                                      | 8mA to +8mA                       |
| Voltages at OUT+, OUT(V <sub>CC</sub> -             | 1.5V) to (V <sub>CC</sub> + 0.5V) |
| Continuous Power Dissipation ( $T_A = +85^{\circ}C$ | c)                                |
| 8-Pin SO package (derate 6.7mW/°C ab                |                                   |

| Storage Temperature Range         | 55°C to +150°C |
|-----------------------------------|----------------|
| Operating Junction Temperature    | 55°C to +150°C |
| Processing Temperature (die)      | +400°C         |
| Lead Temperature (soldering, 10s) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0V \text{ to } +5.5V, 100\Omega \text{ load between OUT+ and OUT-, } 0.1\mu\text{F coupling capacitors on OUT+ and OUT-, } T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C},$  unless otherwise noted. Typical values are at +3.3V, source capacitance = 0.85pF, and  $T_A = +25^{\circ}\text{C}$ .) (Note 1)

| PARAMETER                           | CONDITIONS                                                                    | MIN  | ТҮР  | МАХ  | UNITS    |  |
|-------------------------------------|-------------------------------------------------------------------------------|------|------|------|----------|--|
| Input Bias Voltage                  |                                                                               | 0.66 | 0.83 | 0.99 | V        |  |
| Supply Current                      |                                                                               |      | 34   | 63   | mA       |  |
| Transimpedance                      | Differential, measured with 40µAp-p input                                     | 2100 | 2750 | 3400 | Ω        |  |
| Output Impedance                    | Single ended (per side)                                                       | 48   | 50   | 52   | Ω        |  |
| Maximum Differential Output Voltage | Input = $2mAp-p$ with $100\Omega$ differential output termination             | 220  | 380  | 575  | mVp-p    |  |
| Filter Resistor                     |                                                                               | 600  | 750  | 930  | Ω        |  |
| AC Input Overload                   |                                                                               | 2    |      |      | mAp-p    |  |
| DC Input Overload                   |                                                                               | 1    |      |      | mA       |  |
| Input-Referred RMS Noise            |                                                                               |      | 490  | 668  | nA       |  |
| Input-Referred Noise Density        | Bandwidth = 2.0GHz (Note 2)                                                   |      | 11   |      | pA/√(Hz) |  |
| Small-Signal Bandwidth              |                                                                               | 1525 | 2000 |      | MHz      |  |
| Low-Frequency Cutoff                | -3dB, input ≤ 20μADC                                                          |      | 30   |      | kHz      |  |
| Transimpedance Linear Range         | Gain at 40 $\mu$ Ap-p is within 5% of the small-signal gain                   | 40   |      |      | μАр-р    |  |
|                                     | 3.13V < V <sub>CC</sub> < 5.5V (Note 3)                                       |      | 24   | 67   |          |  |
| Deterministic Jitter                | $3.0V \le V_{CC} \le 3.13V$ (Note 3)                                          |      | 24   | 77   | ps       |  |
| Power-Supply Rejection Ratio (PSRR) | Output referred, f < 2MHz,<br>PSRR = -20log( $\Delta V_{OUT}/\Delta V_{CC}$ ) |      | 50   |      | dB       |  |

**Note 1:** Source capacitance represents the total capacitance at the IN pin during characterization of noise and bandwidth parameters. Noise and bandwidth will be affected by the source capacitance. See the *Typical Operating Characteristics* for more information.

Note 2: Input-referred noise is calculated as (RMS output noise) / (Gain at f = 10MHz). Noise density is (Input-Referred Noise) / (Bandwidth)<sup>1/2</sup>. No external filters are used for the noise measurements.

**Note 3:** Deterministic jitter is defined as the arithmetic sum of pulse-width distortion and pattern dependent jitter measured with a repeating 20-bit pattern of 0011111010100000101 (K28.5). See *Typical Operating Characteristics*.



## **Typical Operating Characteristics**

( $V_{CC}$  = 3.3V,  $T_A$  = +25°C and MAX3864 EV kit source capacitance = 0.85pF, unless otherwise noted)



## **Typical Operating Characteristics (continued)**

V<sub>CC</sub> = 3.3V, T<sub>A</sub> = +25°C and MAX3864 EV kit source capacitance = 0.85pF, unless otherwise noted).

**DC TRANSFER FUNCTION** EYE DIAGRAM (INPUT = 2mAp-p) EYE DIAGRAM (INPUT =  $20\mu$ Ap-p) 200 INPUT = 223 -1 PRBS INPUT = 223 -1 PRBS DIFFERENTIAL OUITPUT VOLTAGE (mVp-p) 100 10mV/div 50mV/div 0 -100 -200 -100 100 80ps/div 80ps/div -50 0 50 INPUT CURRENT (µA)

# **Pin Description**

| PIN | NAME   | FUNCTION                                                                                                                                                                                                              |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Vcc    | Supply Voltage                                                                                                                                                                                                        |
| 2   | N.C.   | No Connection                                                                                                                                                                                                         |
| 3   | IN     | Amplifier Input                                                                                                                                                                                                       |
| 4   | FILTER | Provides bias voltage for the photodiode through a 750 $\Omega$ resistor to V <sub>CC</sub> . When grounded, this pin disables the DC cancellation amplifier to allow a DC path from IN to OUT+ and OUT- for testing. |
| 5   | GND    | Ground                                                                                                                                                                                                                |
| 6   | OUT-   | Inverting Output. Current flowing into IN causes VOUT- to decrease.                                                                                                                                                   |
| 7   | OUT+   | Noninverting Output. Current flowing into IN causes VOUT+ to increase.                                                                                                                                                |
| 8   | GND    | Ground                                                                                                                                                                                                                |

## **Detailed Description**

The MAX3864 transimpedance amplifier is designed for 2.5Gbps fiber optic applications. As shown in Figure 1, the MAX3864 comprises a transimpedance amplifier, a voltage amplifier, an output buffer, an output filter, and a DC cancellation circuit.

#### Transimpedance Amplifier

The signal current at the input flows into the summing node of a high-gain amplifier. Shunt feedback through RF converts this current to a voltage. Schottky diodes clamp the output voltage for large input currents (Figure 2).

#### **Voltage Amplifier**

The voltage amplifier converts single-ended signals to differential signals and introduces a voltage gain.

#### **Output Buffer**

The output buffer provides a back-terminated voltage output. The buffer is designed to drive a 100 $\Omega$  differential load between OUT+ and OUT-. The output voltage is divided between internal 50 $\Omega$  load resistors and the external load resistor. In the typical operating circuit, this creates a voltage-divider with a ratio of 1/2. The MAX3864 can also be terminated with higher output impedances, which increases gain and output voltage swings.



**MAX3864** 



Figure 1. Functional Diagram



Figure 2. Limited Output

For optimum supply-noise rejection, the MAX3864 should be terminated with a differential load. If a singleended output is required, the unused output should be terminated with 50 $\Omega$  to V<sub>CC</sub>. The MAX3864 will not drive a DC-coupled,  $50\Omega$  grounded load.

#### **Output Filter**

The MAX3864 includes a one-pole lowpass filter that limits the circuit bandwidth and improves noise performance.

#### **DC Cancellation Circuit**

The DC cancellation circuit uses low-frequency feedback to remove the DC component of the input signal (Figure 3). This feature centers the input signal within the

AMPLITUDE INPUT FROM PHOTODIODE TIME INPUT (AFTER DC CANCELLATION)

Figure 3. DC Cancellation Effect on Input

transimpedance amplifier's linear range, thereby reducing pulse-width distortion (PWD) on large input signals.

The DC cancellation circuit is internally compensated and therefore does not require external capacitors. This circuit minimizes PWD for data sequences that exhibit a 50% duty cycle and mark density. A duty cycle or mark density significantly different from 50% causes the MAX3864 to generate PWD.

DC cancellation current is drawn from the input and creates noise. For low-level signals with little or no DC component, this is not a problem. Amplifier noise will increase for signals with significant DC component (see Typical Operating Characteristics).



5

**MAX3864** 

POWER PI PAVG PO PO PO PI PI PIN PIN TIME

Figure 4. Optical Power Relations

MAX3864

#### **Table 1. Optical Power Relations**

| PARAMETER            | SYMBOL         | RELATION                                                                       |
|----------------------|----------------|--------------------------------------------------------------------------------|
| Average Power        | PAVE           | $P_{AVE} = (P_0 + P_1) / 2$                                                    |
| Extinction Ratio     | r <sub>e</sub> | $r_{e} = P_{1} / P_{0}$                                                        |
| Optical Power of a 1 | P <sub>1</sub> | $P_1 = 2P_{AVEr_e} / (r_e + 1)$                                                |
| Optical Power of a 0 | P <sub>0</sub> | $P_0 = 2P_{AVE} / (r_e + 1)$                                                   |
| Signal Amplitude     | PIN            | $P_{IN} = P_1 - P_0 = 2P_{AVE}$<br>(r <sub>e</sub> - 1) / (r <sub>e</sub> + 1) |

**Note:** Assuming a 50% average input duty cycle and mark density.

## **Applications Information**

#### **Optical Power Relations**

Many of the MAX3864 specifications relate to the input signal amplitude. When working with fiber optic receivers, the input is usually expressed in terms of average optical power and extinction ratio. Figure 4 shows relations that are helpful for converting optical power to input signal when designing with the MAX3864.

Optical power relations are shown in Table 1; the definitions are true if the average duty cycle and mark density of the input data are 50%.

#### **Optical Sensitivity Calculations**

The MAX3864 input-referred RMS noise current  $(I_N)$  generally determines the receiver sensitivity. To obtain a system bit-error rate (BER) of 1E-10, the minimum signal-to-noise ratio (SNR) is 12.7. The input sensitivity, expressed in average power, can be estimated as:

$$Sensitivity = 10log\left(\frac{SNR \times I_N(r_e + 1)}{2\rho(r_e - 1) \times 1000}\right) dBm$$

where  $\rho$  is the photodiode responsivity, including fiberto-photodiode coupling efficiency in A/W and I<sub>N</sub> in  $\mu$ A. For example, if SNR = 12.7, I<sub>N</sub> = 0.490 $\mu$ A, r<sub>e</sub> = 10, and  $\rho$  = 1, then sensitivity is -24dBm.

#### **Input Optical Overload**

The overload is the largest input that the MAX3864 accepts while meeting deterministic jitter specifications. The optical overload can be estimated in terms of average power with the following equation (assumes  $r_e = \infty$ ):

Overload = 
$$10\log\left(\frac{2mAp-p \times 1000}{2p}\right) dBm$$

#### **Optical Linear Range**

The MAX3864 has high gain, which limits the outputs when the input signal exceeds  $40\mu$ Ap-p. The MAX3864 operates in a linear range for inputs not exceeding:

Linear Range = 
$$10\log\left(\frac{40\mu Ap - p(r_e + 1) \times 1000}{2p(r_e - 1)}\right) dBm$$

#### **Layout Considerations**

Use good high-frequency design and layout techniques. The use of a multilayer circuit board with separate ground and power planes is recommended. Connect the GND pins to the ground plane with the shortest possible traces.

Noise performance and bandwidth will be adversely affected by capacitance at the IN pin. Minimize capacitance on this pin, and select a low-capacitance photodiode. Assembling the MAX3864 in die form using chip and wire technology provides the best possible performance. Figure 5 shows the recommended layout for a TO header.

The SO package version of the MAX3864 is offered as an easy way to characterize the circuit and to become familiar with the circuit's operation, but it does not offer optimum performance. When using the SO version of the MAX3864, the package capacitance adds approximately 0.3pF at the input. The PC board between the MAX3864 input and the photodiode also adds parasitic capacitance. Keep the input line short, and remove power and ground planes beneath it.

#### GND

Connect GND as close to the AC ground of the photodetector diode as possible. The photodetector AC ground is usually the ground of the filter capacitor from the photodetector cathode. The total loop (from GND, through the bypass capacitor and the diode, and back to IN) should be no more than approximately 1/5th of a wavelength.





Figure 5. Suggested Layout for TO-46 Header

#### **Photodiode Filter**

Supply voltage noise at the photodiode cathode produces a current I =  $C_{PD} \Delta V / \Delta t$ , which reduces the receiver sensitivity ( $C_{PD}$  is the photodiode capacitance). The filter resistor of the MAX3864, combined with an external capacitor, can be used to reduce this noise (see the *Typical Application Circuit*). Current generated by supply noise voltage is divided between  $C_{FILTER}$  and  $C_{PD}$ . The input noise current due to supply noise is (assuming the filter capacitor is much larger than the photodiode capacitance):

$$I_{\text{NOISE}} = \frac{\left(V_{\text{NOISE}}\right)\left(C_{\text{PD}}\right)}{\left(R_{\text{FILTER}}\right)\left(C_{\text{FILTER}}\right)}$$

If the amount of tolerable noise is known, the filter capacitor can be easily selected:

$$C_{\text{FILTER}} = \frac{\left(V_{\text{NOISE}}\right)\left(C_{\text{PD}}\right)}{\left(R_{\text{FILTER}}\right)\left(I_{\text{NOISE}}\right)}$$

For example, with a maximum noise voltage equal to 100mVp-p, CPD = 0.85pF, RFILTER = 750 $\Omega$ , and INOISE selected to be 250nA (half of the MAX3864's input noise):

$$C_{FILTER} = \frac{(100 \text{mV})(0.85 \text{pF})}{(750 \Omega)(250 \text{nA})} = 453 \text{pF}$$

Figure 6. Equivalent Input Circuit

#### Wire Bonding

For high current density and reliable operation, the MAX3864 uses gold metalization. Connections to the die should be made with gold wire only, using ballbonding. Wedge bonding is not recommended. Die thickness is typically 15mils (0.375mm).



Figure 7. Equivalent Output Circuit



## Chip Topography

# \_Chip Information

TRANSISTOR COUNT: 320 PROCESS: BIPOLAR (SILICON GERMANIUM)

**Package Information** 



**MAX3864** 

NOTES

NOTES

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.



\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 2000 Maxim Integrated Products

Printed USA

is a registered trademark of Maxim Integrated Products.